# **Review on Fractional-N Frequency Synthesizers**

Dr.Suchitra M Professor Dept. of ECE Vidyavardhaka College of Engineering Mysuru Dr. Geethashree A Associte Professor Department of ECE Vidyavardhaka College of Engineering Mysuru Panchami S V Assistant Professor Dept. of ECE Vidyavardhaka College of Engineering Mysuru

Abstract:- Modern wireless transmission systems have increasing demands for frequency synthesizers. In this paper, a survey on designing an efficient Frequency synthesizer to suit a wide range of potential applications is researched. Various technologies existing currently and their parent technologies have been analyzed and the best results are extracted in the current research to suite a better design. In this review various parameters such as wide frequency coverage, fast switching speed, small step size and adequate spectral purity, low cost, compact size are analyzed. Even with the increasing demand for VLSI technology, a huge gap is identified in designing the synthesizers for PLL using VLSI technology.

**Keywords:-** Frequency Dividers, Frequency Synthesizers, Phase Locked Loops, Prescaler, Software Defined Radio, Voltage Controlled Oscillators.

## I. INTRODUCTION

There is a constant pressure on the RF/microwave industry to deliver high functionality, small-size, high performance, low power consumption and low cost frequency synthesizers. Although all synthesizers differ in their applications, they share basic fundamental design objectives.

The ideal synthesizer should be broadband with fine frequency resolution so that it supports a large number of potential applications. Aside from bandwidth and resolution, phase noise and spurs are the critical parameters that hinder the system's ability to resolve small amplitude signals. Another important parameter which impacts the overall system performance is frequency switching speed that in turn affect the time duration between switching which does not account for the data processing time [1,2]. Requirements such as wide frequency coverage, fast switching speed, small step size and adequate spectral purity, low cost, compact size; are the prime drivers in the development of modern frequency synthesizers. Various techniques used in designing and developing frequency synthesizers are reviewed in this paper, giving more importance to the fractional frequency synthesizers that has proven to be more efficient and durable when compared to the contemporary integer frequency synthesizers. The review constitutes various styles of VLSI techniques used to design the subject under consideration.

# II. LITERATURE REVIEW

#### A. Programmable PLL

The author has come up with a programmable Fractional N Phase locked loop that uses a fractional divider when compared to the existing integer divider in the year 2006 <sup>[1]</sup>. This phase locked loop was made programmable using a Digital signal Processor (DSP) which allowed programs to be modified according to the needs, thereby supporting various applications. The output signal of the fractional N is phase locked to a reference signal and has a frequency 'f' which is a non-integral multiple of the reference signal fit. In a dual modulus implementation, the multi-modulus prescaler may switch between two different divisor values (e.g., N and N-1) during operation. When N is being used as the divisor by multi-modulus prescaler, the PLL's output frequency 'f', will be equal to product of the reference frequency f and N. Likewise, when a divisor of N+1 is being used, the PLL's output frequency 'F' will be equal to the product of N+1 and the reference frequency f. By switching between these two different divisors, a fractional divisor can be achieved, that is between N and N-1. Which means, an output frequency 'f' may be achieved which is a product of N+F and the reference frequency, where F is a fraction of value less than 1. The multimodulus prescaler receives the output of the VCO [Voltage Controlled Oscillator] and frequency divides the signal to achieve a comparison signal having a frequency loop. The comparison signal is given as input to the phase comparator where phase of the signal is compared to that of the reference signal. The output signal of the phase comparator will be an indication of the phase difference. Thus programmable Fractional PLL could generate a wide range of reference frequencies. However this model does not provide for noise control or power consumption reduction. Also the area occupied is a huge drawback given the size of an average DSP. Therefore, the idea was developed subsequently making use of more software based approaches later on. Delta sigma modulator is a technique for encoding analog signals. Prescaler helps in switching fractional number between N and N+1. Author <sup>[2]</sup> presents HK-MASHIII (Multi-Stage Noise Shaping Architecture) digital delta sigma modulator design and also a programmable prescaler divider circuit. The divider circuit operates with a maximum operating frequency of 10GHz and it may be utilized for noise cancellation. By these two circuits phase noise in decreased and power is optimized, simply by reducing bias current and the width of the transistor. A similar study has been done by, the authors <sup>[3]</sup>

where they have discussed MASHIII delta signal modulator and here the author discusses a Delta sigma modulator. NTF zero-pole fist was compared with MASH III and proposed DSM (Delta Sigma Modulator) is depicted, in which both have 3 poles and 3 zeroes where all the poles are restricted to unit circuit. The system was found to be stable for MASH III DSM where all zeros are equal to 1 while for proposed DSM one zero is equal to 1 and for other complex conjugate pair with such distribution of zeros and poles, it filters Mband quantization noise characteristic below the loop bandwidth.

# B. Various Methods to Reduce Spurs

In a paper about reducing spurious tones in the output signal, the authors <sup>[6]</sup> discuss about a fully synthesizer that is capable of producing both in-phase and quadrature phase signals. Their VCO is tuned using not one but two parallel charge pumps that is more capable of maintaining constant in-phase noise. By means of shielding the input buffer that acted as a reference buffer, the spurs that were closer to integers could be reduced. Also it was observed that the spurs mainly arose due to two reasons; one being the result of non-linear phase detector and the other being the high gain of VCO. The authors presented their model using theBiCMOS technology in 0.25 um. The two charge pumps shared the same phase detector thereby reducing the nonlinearity and the dual loop architecture ensured reduction of the device noise associated with the charge pump. The noises were further reduced by optimization of the currents associated. Adding to this, a unique layout technique which could specifically reduce the VCO induced spurs in fractional-N synthesizers was demonstrated.

Further, the same authors <sup>[7]</sup> came up with a solution to reduce the spurs even more and analysed the fractional-N phase-locked loops with substrate-related spurious tones which made use of integrated VCOs. The positions of spurs were deduced through calculations and verified through experiments as a function of the division ratios of programmable divider and the prescaler. The spur power levels were measured and compared with mathematically deduced theoretical expectations considering an integrable wideband PLL designed using SiGeBiCMOS technology. Minimization of spurs using a variable reference frequency was demonstrated experimentally and based on the observation, they suggested a programmable integer-N PLL for driving the fractional-N synthesizer which could reduce the worst-case spur level. In this paper, the authors <sup>[8]</sup> deal with spurs reduction in the fractional division part of a frequency synthesizer. They have reduced the spurs in their model by substituting the fractional divider with a digital phase accumulator and a DAC. This model was proven to be more effective than the sigma delta modulator. It is to be noted that the noise has to be properly quantized. Unquantized noise can be reduced only by means of passive filtering which in turn increases the power and area consumption. Moreover they have used phase interpolation technique instead of compensating quantisation noise in digital domain by intending the loop bandwidth.

# C. FPGA (Field Programmable Gate Array)

A paper proposed by the authors <sup>[9]</sup>about real-time FPGA implementation of I/Q modulation indicates that the basic synthesizer can be synthesized digitally with the very low frequency and the very approachable I/Q which is used for tuning radio frequencies. Few authors <sup>[10]</sup> presented a simplified **QDDFS** Architecture which provided optimization in terms of time, complexity and space. It had advantages of using very low amount of memory that is, only two 32 registers, fine frequency and phase resolution by reducing the use of device, as the architecture ultimately made use of only two registers, two multipliers, two multiplexers, and two adders. The authors also demonstrated that, using the Optimized QDDFS that could rapidly hop between the fractional frequencies, would lead to the design of an efficient SDR (Software Defined Radio). The authors had programmed using Verilog HDL codes and later implemented on Field Programmable Gate Array using Xilinx Tool. SDR is a Transceiver Architecture that comprised both transmitter and receiver. The Input to the transmitter part was a digital data and the data was retrieved back in digital form at the receiver. In transmitter, the text was encoded using the 16-QAM modulator which is followed by 8-point IFFT that converted the digital data into time domain. Same DDFS architecture was used at both the transmitter and receiver. The receiver basically performed the inverse of the transmitter. The FFT converted the digital data into data of frequency.

# D Injection-Locked Frequency Divider

Few authors <sup>[11]</sup> proposed a completely integrated phase locked loop which uses a frequency synthesizer that deals with 5 GHz range and was developed using CMOS technology. This paper ages back to 2000 however, they have proposed a unique technique to reduce the power utilization. The synthesizer is usually a mixture of high frequency as well as low frequency blocks where the higher frequency blocks contains first stage frequency dividers along with voltage controlled oscillator. And such blocks are power consuming blocks. However, this problem could be solved according to the authors <sup>[12]</sup> by making the first frequency divider, an injection tracked frequency divider and reducing power consumption by means of on-chip spiral inductors. The PLL has bandwidth and phase noise of 280 kHz and the spurious side bands are less than 54 dB.So SDR are designed which are multi-mode, multi-standard and multi-functional radio system.

# E. High Frequency Cmos Fractional-N Frequency Divider

Author has designed a frequency divider using low power 0.5 micro CMOS technology called CMOSIS5, and it is designed for 900 MHz GSM standard mobile communication application <sup>[13]</sup>. Input signal is divided by N by this frequency divider. And output frequency must be 1/N times input frequency. Division ration can be N and N+1. So average result is a fractional number. Divider is fed with full adder whose carry output decides the value among N or N+1 as the ratio of division. And the divider consists of 2 counters (up counters) which generates press ctrl signal. If presc\_ctrl is 'low' prescalar works as V and if presc\_ctrl is 'high' prescalar works as V+1.

#### F. Flying Adder Based Digital Frequency Divider

Author <sup>[14]</sup> has designed flying adder based digital frequency synthesizer. The flying adder is used due to its simplicity and effectiveness. In order to produce a desired frequency it uses set of multiple phase reference signals. This implementation is done in standard 0.18um CMOS technology occupying 0.16 mm<sup>2</sup>. The output frequency is between 39.38-226MHz and peak to peak jitter is made less than 130ps. The difference between conventional method and by using flying adder s that PLC should provide multi phased signal to the flying adder. The flying adder architecture is built on time-average frequency concept. The architecture used by the author <sup>[15]</sup> involves digital phase accumulators and phase-switching prescalers. They also have incorporated multiphase generator that enables generation of multiple clock signals and also a sigma-delta modulator to enhance the signal purity.

#### G. Design Of High Accuracy Synthesizer

In this paper <sup>[16]</sup>, the authors present an algorithm which can be used to divide a clock but cannot add to the accuracy of decimal frequency divider. Most of the time, frequency division ratio is not an integer number and will be a fraction. Hence we need fractional divider. Fractional divider uses high circuit resources, sometimes low power clock is required. In such cases, decimal frequency divider is used. We know that delta sigma modulator is the method for encoding analog signals into digital signals and use of fractional-N synthesizer allows high reference frequency, which allows fast dynamics. In PLL circuit, we have low pass filter which filters these high frequency contents thus reducing spurs and phase noise. Considering these aspects, the authors have come up with a Verilog design for the synthesizer <sup>[17]</sup>.

## 2.8 Dual VCO [Voltage Controlled Oscillator]

In 2009, some authors <sup>[18]</sup> have written this paper on the basis of dual VCO PLL, an architecture composed of wide band frequency synthesizer for SDR is present with programmable divider. To achieve 4.3-10 GHz PLL tuning range 45nm technology is used. The below shown diagram is an LC-VCO. The phase locked loop exerts a phase and frequency detector with the help of a lever to avoid distortion. This produce largest oscillation amplitude for a given bias current and adopt power efficient class c NMOS. Synthesizer was fabricated with 45 nm CMOS in plain vanilla occupying 1.02\*0.4 mm<sup>2</sup>, in which 53% occupied by VCO and 30% by the filter.

#### H. 2.9 90nm CMOS

The frequency synthesizer (PLL based) is most important block of Radio Frequency transceiver. The aim of this method <sup>[20]</sup> is to ensure accurate output frequency. The phase locked loop have a lot other applications. The first one developed was using an analog component. A phase frequency detector is used here. They are implemented using XOR gate or Dflipflop. Voltage controlled oscillator plays a major role. It is also the heart of the whole design. A proper phase frequency detector architecture must be implemented. And the PFD must have a proper charge pump and loop filter. It is 800 MHz fractional-N PLL. This has centre frequency of VCO which depends upon sizing of transistors. To obtain radio frequencies, phase locked loops are used.

### I. 2.10 180nm CMOS

In 2019, some authors had proposed a synthesizer <sup>[21]</sup> with output range of 2.1-2.5 Ghz and resolution of 1MHz and input reference of 50MHz. In this method, the integer-N synthesizer based on PLL and blocks of PFD, CP, VCO and frequency divider is increased in the order of 2.1 GHz, 2.15 GHz and so on up to 2.5 GHz very quickly. A second loop consisting the blocks of FVC, VCO and voltage divider is used to get 1 MHz steps in the output. The input frequency is high and is compared to the conventional method. The first loop will be locked very fast and the second loop will quickly move the output to 1MHz. Because of this, channels changing will be very quick. This structure is used because the structure is simple and has a low power consumption and a low output jitter. This is design ender 0.18 um CMOS process. The power consumption is about 36 mW. The channel can be changed by the synthesizer very quickly in less than 56ns. It has a very accurate and a smooth output and the jitter is small. The phase noise at the offset frequency in the carrier is -105 dBc/Hz and the noise performance is very good. This synthesizer is simulated in 0.18um CSMC CMOS process.

## J. Power Efficient PLL Frequency Synthesizer

In this paper, the authors <sup>[22]</sup> discussed about the design of a power efficient PLL that operates on 30 GHz. The synthesizer uses high power amplifier, programmable divider and an LC tank voltage controlled oscillator. They have designed this model using SiGe BICMOS technology. The proposed architecture has an advantage of reduced phase noise with power efficiency. The VCO in the design is upgraded with the use of a single large varactor that can increase the frequency range. Also the quality factor of the overall output was increased by use of resonator and integrated charge pump. Colpitt oscillator was used to increase the varactor gain and coarse tuning the frequency of VCO.

## K. 45nm PLL

In 2013, in a paper <sup>[19]</sup>, the authors had written about the application of Bluetooth based on fractional- N Phase locked loop frequency synthesizer that is designed using VLSI technology to be low power consuming. In wireless communication industry, phase locked loop is represented as the dominant method. Loop filters and sigma-delta modulators are prime factors for improving the performance of fractional-N PLL. Operation of dual modulus divider is introduced. Because of this operation, noise is introduced in the phase locked loop. A digital sigma-delta modulator is introduced in the PLL to eliminate this noise. And desired fractional ratio is generated by random integer number. The noise produced at the PFD output side is converted to higher frequency and is removed by the LPF. The main usage of PLL is to reduce power consumption and high stability. The main advantage of this paper is that up to 2009 only 90 nm technology was used. The authors, have proposed a project with 45nm technology instead of 60 nm and 90 nm technology. 45 nm CMOS technology has been

implemented for phase detector, loop filter and VCO using microwind 3.1 backbend software of VLSI. Analog circuits were designed using CMOS transistor for individual blocks of PLL and found that power consumption was less. PLL, phase detector and VCO were efficiently designed. Blocks will be cascaded in other parts which will be used for fractional-N-PLL.

## **III. CONCLUSION**

Modern wireless transmission systems have increasing demands for frequency synthesizers. These requirements sprout from various radio standards that prevailing mobile devices have to support. This multi-standard support results increased complexity for designing frequency in synthesizers that can be used for multi-band operation. This issue can be solved by improvising frequency synthesizer with fractional frequency dividers. With the assistance of these type of dividers, wider frequency range can be used for better frequency resolution that uses high frequency fractional-N divider. Moreover not many synthesizers were made application specific. Designing the synthesizers for a particular application has an advantage of greater efficiency in terms of time, power and area. Though there are a few works under this light, very few synthesizers are able to work in high frequency bands. Hence, the authors have come to a conclusion that designing a frequency synthesizer for the application under consideration, i.e. Software defined radio and making it operable in high frequency bands with spurs reduction techniques can provide better results. According to our design, we have followed prescaler design algorithm when compared to all other reviews, ours is the simplified and logically mathematic for frequency divider. The exact ratio can be achieved by using prescaler design.

#### REFERENCES

- [1]. Kevin W Glass, "Programmable Fractional N Phase Locked Loop Architecture and Method"U.S. Patent 2006O133559A1, June 22, 2006
- [2]. M. K. Hati and T. K. Bhattacharyya, "Implementation of a digital  $\Delta\Sigma$  modulator and programmable prescaler divider circuit for a fractional-N PLL," 2016 International Conference on Microelectronics, Computing and Communications (MicroCom), Durgapur, 2016, pp. 1-6, doi: 10.1109/MicroCom.2016.7522494.
- [3]. Y. Fu, L. Li and D. Wang, "A Fractional-N Divider for Phase-Locked Loop with Delta-Sigma Modulator and Phase-Lag Selector", 2018 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Melbourne, VIC, 2018, pp. 1-3, doi: 10.1109/RFIT.2018.8524055.
- [4]. Hornbuckle, "Fractional-N Synthesized Chirp Generator" U.S. Patent 7,791,415 B2, September 07, 2010

- [5]. A. Ergintav, F. Herzel, G. Fischer and D. Kissinger, "A Study of Phase Noise and Frequency Error of a Fractional-N PLL in the Course of FMCW Chirp Generation," in *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 66, no. 5, pp. 1670-1680, May 2019, doi: 10.1109/TCSI.2018.2880881.
- [6]. S. A. Osmany, F. Herzel and J. C. Scheytt, "A fractional-N synthesizer for software-defined radio with reduced level of spurious tones," 2011 IEEE Bipolar/BiCMOS Circuits and Technology Meeting, Atlanta, GA, 2011, pp. 21-24, doi: 10.1109/BCTM.2011.6082741.
- [7]. Osmany, Sabbir Ahmed &Herzel, Frank &Scheytt, J.. (2013). "Analysis and minimization of substrate spurs in fractional-N frequency synthesizers". Analog Integrated Circuits and Signal Processing. 74. 10.1007/s10470-012-0002-x.
- [8]. Wu, Yi-Da & Lai, Chang-Ming & Lee, Chao-Cheng & Huang, Po-Chiun. (2010). "A Quantization Error Minimization Method Using DDS-DAC for Wideband Fractional-N Frequency Synthesizer". Solid-State Circuits, IEEE Journal of. 45. 2283 - 2291. 10.1109/JSSC.2010.2064013.
- [9]. G. Vishnu, P. Karthik, FathimaJabeen, "VLSI Design and Implementation of Efficient Software Defined Radio Using Optimized Quadrature Direct Digital Frequency Synthesizer on FPGA", Procedia Computer Science, Volume 58,2015, Pages 414-421, ISSN 1877-0509, https://doi.org/10.1016/j.procs.2015.08.051.
- [10]. H. R. Rategh, H. Samavati and T. H. Lee, "A CMOS frequency synthesizer with an injection-locked frequency divider for a 5-GHz wireless LAN receiver," in IEEE Journal of Solid-State Circuits, vol. 35, no. 5, pp. 780-787, May 2000, doi: 10.1109/4.841507.
- [11]. Deng, S. Hara, A. Musa, K. Okada and A. Matsuzawa, "A Compact and Low-Power Fractionally Injection-Locked Quadrature Frequency Synthesizer Using a Self-Synchronized Gating Injection Technique for Software-Defined Radios," in IEEE Journal of Solid-State Circuits, vol. 49, no. 9, pp. 1984-1994, Sept. 2014, doi: 10.1109/JSSC.2014.2334392.
- [12]. Mujiono, Totok. "Design of High Frequency Cmos Fractional-N Frequency Divider." (2009).
- [13]. Sung, Gang-Neng& Liao, Szu-Chia & Huang, Jian-Ming & Lu, Yu-Cheng & Wang, Chua-Chin. (2010).
  "All-Digital Frequency Synthesizer Using a Flying Adder". Circuits and Systems II: Express Briefs, IEEE Transactions on. 57. 597 601.
- [14]. Milan Stork. 2011. "Fractional frequency synthesizers based on flying adder principle description and simulations results". In Proceedings of the 5th WSEAS international conference on Circuits, systems and signals (CSS'11). World Scientific and Engineering Academy and Society (WSEAS), Stevens Point, Wisconsin, USA, 118–123.

- [15]. Shaowei Ma, Baolu Guan, LigangHou, "Design Of High-Accuracy Decimal Frequency Divider With Verilog-Hdl" Vlsi& System LabBeijing University Of Technology, Beijing, China 10024
- [16]. Nuzzo, Pierluigi&Vengattaramane, Kameswaran&Ingels, Mark &Giannini, Vito &Steyaert, Michel &Craninckx, Jan. (2009). "A 0.1-5GHz dual-VCO software-defined ΣΔ frequency synthesizer in 45nm digital CMOS". 321 - 324. 10.1109/RFIC.2009.5135549.
- [17]. Zhipeng Ye and M. P. Kennedy, "Noise reduction in fractional-N frequency synthesizers with multiphase VCO," 2007 Ph.D Research in Microelectronics and Electronics Conference, Bordeaux, 2007, pp. 173-176, doi: 10.1109/RME.2007.4401840.
- [18]. Chore, Amruta M. and Shrikant J. Honade. "Low Power Fractional-N PLL frequency Synthesizer Using45nm VLSI Technology." *International Journal* of Advanced Research in Electrical, Electronics and Instrumentation Energy 2 (2013): 1541-1546.
- [19]. G. Bhargav, G. Prasad, S. DattaCanchi and B. Chanikya, "Design and analysis of phase locked loop in 90nm CMOS," 2016 Thirteenth International Conference on Wireless and Optical Communications Networks (WOCN), Hyderabad, 2016, pp. 1-7, doi: 10.1109/WOCN.2016.7759029.
- [20]. Hosseini, Ebrahim&Mousazadeh, Morteza&Dadashi, Ali. (2019). "A Wide Band Fractional-N Synthesizer in 0.18um CMOS Process". 171-177. 10.23919/MIXDES.2019.8787071.
- [21]. N. Mahalingam, Y. Wang, B. K. Thangarasu, K. Ma and K. S. Yeo, "A 30-GHz Power-Efficient PLL Frequency Synthesizer for 60-GHz Applications," in IEEE Transactions on Microwave Theory and Techniques, vol. 65, no. 11, pp. 4165-4175, Nov. 2017, doi: 10.1109/TMTT.2017.2699671.